• norsk
    • English
  • English 
    • norsk
    • English
  • Login
View Item 
  •   Home
  • Faculty of Mathematics and Natural Sciences
  • Department of Physics and Technology
  • Department of Physics and Technology
  • View Item
  •   Home
  • Faculty of Mathematics and Natural Sciences
  • Department of Physics and Technology
  • Department of Physics and Technology
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.

Design of a 60 GHz Power Amplifier in a 0.13 µm SiGe BiCMOS Process

Schou, Hans
Master thesis
Thumbnail
View/Open
144807528.pdf (3.544Mb)
URI
https://hdl.handle.net/1956/12600
Date
2016-06-01
Metadata
Show full item record
Collections
  • Department of Physics and Technology [1366]
Abstract
The wide bandwidth in the unlicensed 60 GHz band enable short range wireless data transfer in the order of tens of gigabit per second. This, combined with the relatively low-cost, very high performance SiGe fabrication processes, has led to a feasibility study of a 60 GHz transceiver at Heidelberg University. Such a wireless system is useful in very many applications, and is proposed as the read-out of the future upgraded trackers in the ATLAS detector in the Large Hadron Collider. The work presented here is the design of the power amplifier block in the transceiver. The power amplifier design consists of three cascaded stages of common emitters, using the heterojunction bipolar transistors in the 0.13 µm SiGe BiCMOS process from IHP. Class AB operation ensures a good trade-off between efficiency and linearity. With load pull simulation, the output impedance was optimized for maximum output power. This was achieved without suffering from a bad output return loss and reflections, because conjugate matching was also attained at the output. Performance simulations yield a power gain of 21.5 dB, a bandwidth of 9 GHz and a peak power added efficiency of 19%. The output referred 1 dB compression point was simulated to 6.5 dBm, for which the amplifier consumes 24 mW. A layout of the power amplifier circuit measuring 0.15 square millimeters is proposed. Verification tests like electromagnetic simulation and corner and yield analysis remain, after which the presented block design can be implemented in the top level design of the transceiver chip.
Publisher
The University of Bergen
Copyright
Copyright the Author. All rights reserved

Contact Us | Send Feedback

Privacy policy
DSpace software copyright © 2002-2019  DuraSpace

Service from  Unit
 

 

Browse

ArchiveCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsDocument TypesJournalsThis CollectionBy Issue DateAuthorsTitlesSubjectsDocument TypesJournals

My Account

Login

Statistics

View Usage Statistics

Contact Us | Send Feedback

Privacy policy
DSpace software copyright © 2002-2019  DuraSpace

Service from  Unit